## 3D Software Renderer with FPGA Hardware Acceleration on Zynq-7000

## Real-time rendering on embedded SoCs is constrained by CPU performance and external memory bandwidth. We present a

accelerators for vertex and fragment processing. Our Vertex Transform Unit (VTU) offloads 4×4 matrix-vector transforms using a seven-stage pipelined microarchitecture; an in-progress Fragment Unit implements incremental half-space rasterization and span packing, with Z-test, fragment shading, and writeback postponed due to project deadline. On five benchmark meshes, the VTU delivers ~44.4 Mvectors/s, a 6.9× vertex-only speedup over software and an average 1.62× end-to-end speedup when rasterization remains in software. We analyze bandwidth limits, outline the remaining fragment stages, and propose tiling and span-based bursting to approach 720p-1080p real-time targets on ZYBO.

reusable 3D graphics pipeline on the ZYBO Z7-10 that combines a flexible software renderer on the ARM Cortex-A9 with FPGA

## custom hardware components: the Vertex Transform Unit (VTU) and Fragment Unit.

1. Project Overview

The system utilizes the ARM Cortex-A9 processor for managing rendering logic and mesh importing, while offloading computationally intensive tasks, such as matrix-vector multiplication, rasterization, and fragment shading, to the FPGA. On **Zynq-class** devices, offloading linear-algebra-heavy stages (transforms, interpolation) to fabric IP often yields large

This project demonstrates the integration of a software renderer and hardware acceleration on the ZYBO Z7-10 SoC. The primary goal is to create a reusable realtime 3D graphics renderer by accelerating key stages of the graphics pipeline using

speedups, but the overall throughput is ultimately constrained by DDR bandwidth and burst efficiency. Our design follows this principle while retaining a simple command/data interface.

2. Project Objectives • Software Rendering: Develop a software renderer capable of parsing 3D models, managing 3D scenes, performing vertex transformations, and rendering models with basic shading techniques, such as diffuse and specular lighting using the Blinn-

# Vertex Processing with VTU: Implement the Vertex Transform Unit to accelerate vertex processing by offloading

- computationally expensive matrix-vector multiplications from the ARM Cortex-A9 processor to the FPGA. This reduces CPU load and speeds up key operations like vertex positioning and normal transformations. Fragment Processing with Fragment Unit: Develop a Fragment Unit to hardware-accelerate rasterization, fragment shading, and texture sampling. This unit handles the pixel-level computations for *lighting*, *texture mapping*, and *color*
- blending, offloading the CPU and improving rendering performance.
- 3. Mesh Importer and Software Pipeline The software renderer serves as the foundational component of the graphics pipeline, responsible for the basic operations required to render 3D scenes. While it provides flexibility and control, it is limited by the processing power of the CPU, making it

### and face definitions. The importer extracts and converts this data into an internal format for processing. While also handling triangulation, tangent generation for normal mapping, and index optimization for improved memory access. For the

Key tasks handled by the software renderer include:

scene. Transformations like scaling, rotation, translation, camera view and projection are performed on the model's vertices. These are represented as matrix operations, where each is a matrix multiplication. This process is computationally intensive when done in software, especially for complex models.

Transformations: After parsing the model data, the renderer applies 3D transformations to position the model within the

3D Model Parsing: The 3D model parsing process begins by importing OBJ files, which contain the model's vertex data

optimization step we used parts of the mesh optimizer library https://github.com/zeux/meshoptimizer.

- smooth interpolation of attributes like position, color, and texture coordinates. Shading: Following rasterization, shading is applied to simulate how light interacts with the model's surfaces. We used the Blinn-Phong model to compute both diffuse and specular reflections, considering the light source's position and the viewer's perspective to determine how light is scattered and reflected across the surface. Additionally, normal mapping and diffuse texturing are applied to enhance the surface detail.
- scene rendering is too heavy for the CPU to handle efficiently, especially in embedded systems with limited resources. As a result, the software renderer struggles to achieve the high frame rates required, leading to performance bottlenecks and delays. Thus, while it serves as the base, hardware acceleration is needed to improve the overall performance and meet real-time

The VTU plays a key role in accelerating the software renderer. Vertex transformations are a bottleneck in 3D rendering. By offloading these operations to hardware, the VTU accelerates the process.

The VTU is a 4×4 matrix-vector multiplication unit that uses AXI-Stream and AXI4-Lite interfaces to communicate with the

• AXI4-Lite Interface: Loads the 4×4 transformation matrix into the VTU. The matrix defines the transformations to be

#### applied to the model's vertices. • AXI-Stream Interface: Streams vertex data in fixed point (q16.16) representation to the VTU. The VTU performs the matrix-vector multiplication and outputs the transformed vertices in 32-bit floating point format.

1. **Stage 1**: Parallel multiplication of matrix and vector elements. 2. Stage 2a & 2b: Row-wise partial summation followed by final row summation.

4. Stage 4/5/6: Conversion from fixed-point to 32-bit floating-point format, ensuring compatibility with further processing

This pipeline structure allows the hardware to efficiently process each vertex transformation, reducing the need for repeated

4.3 Performance Characteristics

Resource Utilization (Zybo z7-10)

Figure 1 — VTU Microarchitecture

**LUTs** 

floating-point operations in software.

stages like shading.

4.2 Seven-Stage Pipeline

rendering requirements.

4.1 VTU Design

ARM processor.

The VTU pipeline operates reliably at a 140 MHz clock frequency, processing 1 vector per cycle when the pipeline is full. Given this, the following theoretical performance metrics are calculated:

 $Bandwidth = 140\,\mathrm{MHz} \times \left(\frac{64\,\mathrm{bits}}{8}\right) = 1120\,\mathrm{MB/s}$ 

Compute Capability =  $140 \, \mathrm{MHz} \times 1 \, \mathrm{vector/cycle} = 140 \, \mathrm{MVectors/s}$ Bandwidth Limitation: Despite the high compute capability of 140 million vectors per second, performance is still

• Compute Capability: The VTU can perform 1 matrix-vector multiplication per cycle. With a 140 MHz clock, the system

Registers 1984 **Block RAMs** 0

2372

**Usage** 

4.5 Hardware Acceleration Impact The move to hardware-accelerated **matrix-vector multiplication** provides several significant benefits:

# performance.

5.1 Fragment Unit Design

Implemented

Remaining

bursts.

be completed.

5. Fragment Unit (incomplete)

stages, and writes the final output to the framebuffer region in DDR.

calculated and interpolated based on its barycentric geometric properties.

This unit plays a major role in the latter stages of the rendering pipeline, performing tasks such as triangle rasterization, depth testing, fragment shading, and writing the processed pixels to memory for display. The Fragment Unit receives a stream of triangle descriptors from the ARM Processing System, processes them through several

rasterizer. If the ZTest fails the raster is culled avoiding the heavy fragment processing stage.

SIGNED

MAGNITUDE EXTRACTOR

5.2 Progress and Remaining Work Unfortunately, we were unable to complete the Fragment Unit for the competition due to half the team abandoning the project.

Writeback: Finally, the processed pixel data is written into the framebuffer DDR region for display using a datamover.

We have implemented the Rasterizer and Row Packer modules, which handle the initial stages of the fragment processing

Raster(X,Y,Z)

RASTERIZER

pipeline. However, the remaining stages—ZTest, Fragment Processing, Contiguous Burst Packer, and Writeback—still need to

FRAGMENT UNIT

ROW PACKER

ROW BUFFER

BRAM

FRAGMENT

SHADER

Row X/Y/Size

Frame-Buffer

Base Address

Z READER

BURST

ROW PACKER

• Rasterizer: The Rasterizes receives triangle descriptors from the Arm Processing System and performs incremental halfedge stepping to convert the triangles into pixel data. This process ensures that each pixel within the triangle is correctly

Row Packer I: Packs scanline spans into BRAM-resident contiguous buffers for efficient memory bursts downstream.

• ZTest: Reads the old depth values from DDR Z-buffer region and compares them to the current Z values coming from the

Z-TEST

Red coloured parts are not implemented.

Platform: ZYBO Z7-10 (ARM Cortex-A9 + FPGA fabric), VTU clocked at 100 MHz. Data moves via a 64-bit AXI HP port; control via AXI4-Lite. HDMI scanout was disabled for these microbenchmarks where noted to isolate compute and memory effects.

6.1 Benchmark Methodology

Workloads: Five meshes (HOUSE, TEAPOT, KNIGHT, STATUE1, STATUE2). For each we measured three configurations per frame:

5,014

 SW\_VERT: software vertex transforms only (disabled rasterization) • SW\_VERT/RASTER: software vertex + software raster, 640x480 resolution

averages multiple frames to reduce variance.

Method: We measure time in microseconds per frame; throughput is computed from vertex counts. Each run warms up, then

Vertex

(×)

**Speedup** 

VTU

(µs)

**Abstract** 

Phong model.

# unsuitable for real-time rendering in embedded systems with tight performance constraints.

- Output: The rendered output is displayed on an HDMI monitor using the Digilent RGB2DVI module and dynamic clock blocks. While the software renderer is functional and provides the flexibility to implement various rendering algorithms, it is inherently limited by CPU performance. The computational load of handling large 3D models, complex lighting calculations, and real-time
- 4. Hardware Acceleration: Vertex Transform Unit (VTU)

# The VTU operates through a **seven-stage pipeline**:

3. Stage 3: Fixed-point resizing to ensure data fits within the desired range.

 Theoretical Bandwidth: The HP AXI port operates with a 64-bit data width. At a 140 MHz clock frequency, the data transfer rate is:

Resource

achieves a theoretical peak compute rate of:

- bandwidth constrained. However, by using two AXI HP Ports, we can double the available bandwidth. Alternatively we can reduce compute capability to match bandwidth capability to save FPGA resources (namely DSP's).
- **DSP Slices** 64

**VERTEX TRANSFORM UNIT** 

Leading Zero

Exponen

4 x 32 BIT FIXED POIN

Mantissa &

Float32 Packe

4x Float32

VECTOR STREAM BUFFER

AXI-STREAM

DEPTH BUFFER

AXI-STREAM

Frame-Buffer Base Addr

**End-to-End** 

Speedup

(×)

**SW** 

(µs)

**1.20** 

Raster

Raster

**Share** 

(SW)

82.1%

### Fragment Processing: In this stage, shading and texture mapping are applied. The Fragment Processing stage handles the application of lighting and texture sampling to calculate the final color of each pixel. Row Packer II: Once the fragment has been processed, another Row Packer prepares the final data for efficient memory

Figure 2 — FPU High Level Design

TRIANGLE DESCRIPTOR

AXI-STREAM

- Registers AXI-LITE Raster-Z DepthBuffer Z Raster Interpolants Z-VALID
- 6. Performance Evaluation
  - VTU: hardware vertex transforms only (disabled rasterization)

SW\_VERT

(µs)

6.2 Results VTU+

SW Total (µs)

(SW\_VERT/RASTER)

38,880 (6,977/31,903)

**TEAPOT** 

| Model   | Vertices | SW_VERT<br>(μs) | VTU<br>(µs) | Vertex<br>Speedup<br>(×) | SW Total (µs)<br>(SW_VERT/RASTER) | VTU +<br>SW<br>Raster<br>(μs) | End-to-End<br>Speedup<br>(×) | Raster<br>Share<br>(SW) |
|---------|----------|-----------------|-------------|--------------------------|-----------------------------------|-------------------------------|------------------------------|-------------------------|
| HOUSE   | 12,632   | 5,549           | 1,143       | 4.85                     | 65,549 (8,525/57,024)             | 58,167                        | 1.13                         | 87.0%                   |
| KNIGHT  | 41,061   | 31,314          | 3,646       | 8.59                     | 95,601<br>(53,220/42,381)         | 46,027                        | 2.08                         | 44.3%                   |
| STATUE1 | 590,793  | 262,359         | 52,049      | 5.04                     | 505,405<br>(315,274/190,131)      | 242,180                       | 2.09                         | 37.6%                   |
| STATUE2 | 240,621  | 159,674         | 21,219      | 7.53                     | 569,035<br>(241,143/327,892)      | 349,111                       | 1.63                         | 57.6%                   |

**6.3 Takeaways** 

Averages: SW vertex throughput ~1.72 Mverts/s; VTU ~11.13 Mverts/s (vertex-only 6.9×). End-to-end speedup averages 1.62×

• VTU is bandwidth-limited. The stable 11 Mverts/s - (704 MB/s) across meshes indicates AXI ceilings (800 MB/s) dominate

with software rasterization held constant.

## over VTU compute.

- Raster dominates in full SW. Scenes with high raster share (HOUSE/TEAPOT) see modest end-to-end gains; when vertex cost is comparable, total speedup reaches ~2×. • Contention. Software vertex inside the full SW path is ~1.5× slower than SW-only, consistent with cache/DDR contention.
  - VTU removes this interference.
- 7. Conclusion

This project although incomplete demonstrates the significant performance gains achievable by integrating hardware acceleration into a software-based rendering pipeline. By offloading the matrix-vector multiplication required for vertex transformations to the Vertex Transform Unit (VTU) implemented on the FPGA, the system achieves real-time rendering with higher performance. The combination of software flexibility and hardware acceleration offers a viable solution for embedded systems requiring efficient 3D

graphics rendering.

References • meshoptimizer https://github.com/zeux/meshoptimizer • Digilent RGB2DVI/ DynClock https://github.com/Digilent/vivado-library/tree/master